SLLS038B - OCTOBER 1980 - REVISED MAY 1995

- Meets or Exceeds the Requirements of ANSI Standards EIA/TIA-422-B and RS-485 and ITU Recommendation V.11
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- 3-State Outputs
- Common-Mode Output Voltage Range of -7 V to 12 V
- Active-High and Active-Low Enables
- Thermal Shutdown Protection
- Positive- and Negative-Current Limiting
- Operates From Single 5-V Supply
- Logically Interchangeable With AM26LS31

#### description

The SN75172 is a monolithic quadruple differential line driver with 3-state outputs. It is designed to meet the requirements of ANSI Standards EIA/TIA-422-B and RS-485 and ITU Recommendation V.11. The device is optimized for balanced multipoint bus transmission at rates of up to 4 megabaud. Each driver features wide positive and negative common-mode output voltage ranges, making it suitable for party-line applications in noisy environments.

| N PACKAGE<br>(TOP VIEW)                            |                                                 |                                                                                                                        |  |  |  |  |
|----------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1A [<br>1Y [<br>1Z [<br>2Z [<br>2A [<br>GND ]      | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8            | 16] V <sub>CC</sub><br>15] 4A<br>14] 4Y<br>13] 4Z<br>12] G<br>11] 3Z<br>10] 3Y<br>9] 3A                                |  |  |  |  |
| DW PACKAGE<br>(TOP VIEW)                           |                                                 |                                                                                                                        |  |  |  |  |
| 1A<br>1Y<br>NC<br>1Z<br>G<br>2Z<br>NC<br>2Y<br>GND | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 20 ] V <sub>CC</sub><br>19 ] 4A<br>18 ] 4Y<br>17 ] NC<br>16 ] 4Z<br>15 ] G<br>14 ] 3Z<br>13 ] NC<br>12 ] 3Y<br>11 ] 3A |  |  |  |  |

NC - No internal connection

The SN75172 provides positive- and negative-current limiting and thermal shutdown for protection from line fault conditions on the transmission bus line. Shutdown occurs at a junction temperature of approximately 150°C. This device offers optimum performance when used with the SN75173 or SN75175 quadruple differential line receivers.

The SN75172 is characterized for operation from 0°C to 70°C.

| FUNCTION TABLE<br>(each driver) |         |   |             |   |  |
|---------------------------------|---------|---|-------------|---|--|
| INPUT                           | ENABLES |   | ENABLES OUT |   |  |
| A                               | G       | G | Y           | Z |  |
| н                               | Н       | Х | Н           | L |  |
| L                               | н       | Х | L           | Н |  |
| н                               | х       | L | Н           | L |  |
| L                               | х       | L | L           | н |  |
| Х                               | L       | н | Z           | Z |  |
| H = high level, L = lovel       |         |   | v level,    |   |  |

X = irrelevant, Z = high impedance (off)

SLLS038B - OCTOBER 1980 - REVISED MAY 1995

#### logic symbol<sup>†</sup>



logic diagram (positive logic)



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Terminal numbers shown are for the N package.

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                 |                              |
|--------------------------------------------------------------|------------------------------|
| Voltage range at any bus terminal                            | –10 V to 15 V                |
| Input voltage, V <sub>I</sub>                                | 5.5 V                        |
| Continuous total dissipation                                 | See Dissipation Rating Table |
| Operating free-air temperature range, TA                     | 0°C to 70°C                  |
| Storage temperature range, T <sub>stg</sub>                  | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                              |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 NOTE 1: All voltage values are with respect to the network ground terminal.

**DISSIPATION RATING TABLE** 

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |  |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|--|
| DW      | 1125 mW                               | 9.0 mW/°C                                      | 720 mW                                |  |
| N       | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                |  |

#### recommended operating conditions

|                                                | MIN  | NOM | MAX     | UNIT |
|------------------------------------------------|------|-----|---------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75 | 5   | 5.25    | V    |
| High-level input voltage, VIH                  | 2    |     |         | V    |
| Low-level input voltage, VIL                   |      |     | 0.8     | V    |
| Common-mode output voltage, VOC                |      | _   | 7 to 12 | V    |
| High-level output current, I <sub>OH</sub>     |      |     | -60     | mA   |
| Low-level output current, I <sub>OL</sub>      |      |     | 60      | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0    |     | 70      | °C   |



SLLS038B - OCTOBER 1980 - REVISED MAY 1995

#### TYP<sup>†</sup> PARAMETER **TEST CONDITIONS** MIN MAX UNIT -1.5 VIK Input clamp voltage $I_{I} = -18 \text{ mA}$ V IO = 0Output voltage 0 6 V ٧o V Vон High-level output voltage $V_{IH} = 2 V_{,}$ $V_{II} = 0.8 V_{,}$ $I_{OH} = -33 \text{ mA}$ 3.7 V Vo∟ Low-level output voltage V<sub>IH</sub> = 2 V, $V_{IL} = 0.8 V,$ I<sub>OH</sub> = 33 mA 1.1 VOD1 1.5 6 V Differential output voltage $I_{O} = 0$ 1/2 VOD1 $R_{I} = 100 \Omega$ , See Figure 1 ٧ or 2‡ VOD2 Differential output voltage $R_L = 54 \Omega$ , See Figure 1 1.5 2.5 5 V 1.5 V V<sub>OD3</sub> Differential output voltage See Note 2 5 Change in magnitude of $\Delta |V_{OD}|$ ±0.2 V differential output voltage§ +3 $R_L = 54 \Omega \text{ or } 100 \Omega$ , V Voc Common-mode output voltage¶ See Figure 1 - 1 Change in magnitude of $\Delta |VOC|$ ±0.2 V common-mode output voltage§ Output current with power off $V_0 = -7 V \text{ to } 12 V$ ±100 μA ю $V_{CC} = 0,$ High-impedance-state $V_{O} = -7 V$ to 12 V $\pm 100$ loz μΑ output current $V_{I} = 2.7 V$ 20 Iн High-level input current μΑ ΙL Low-level input current $V_{I} = 0.5 V$ -360μΑ $V_0 = -7 V$ -180 180 los Short-circuit output current VO = VCCmΑ V<sub>O</sub> = 12 V 500 60 Outputs enabled 38 Supply current (all drivers) No load ICC mΑ Outputs disabled 18 40

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ .

<sup>‡</sup> The minimum V<sub>OD2</sub> with a 100- $\Omega$  load is either 1/2 V<sub>OD1</sub> or 2 V, whichever is greater.

§ Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level to a low level.

In ANSI Standard EIA/TIA-422-B, V<sub>OC</sub>, which is the average of the two output voltages with respect to ground, is called output offset voltage, V<sub>OS</sub>.

NOTE 2: See Figure 3-5 of EIA Standard RS-485.

| SYMBOL EQUIVALENTS   |                                         |                                                     |  |  |
|----------------------|-----------------------------------------|-----------------------------------------------------|--|--|
| DATA SHEET PARAMETER | EIA/TIA-422-B                           | RS-485                                              |  |  |
| VO                   | V <sub>oa</sub> , V <sub>ob</sub>       | V <sub>oa,</sub> V <sub>ob</sub>                    |  |  |
| V <sub>OD1</sub>     | Vo                                      | Vo                                                  |  |  |
| VOD2                 | V <sub>t</sub> (R <sub>L</sub> = 100 Ω) | V <sub>t</sub> (R <sub>L</sub> = 54 Ω)              |  |  |
|                      |                                         | V <sub>t</sub> (Test Termination)<br>Measurement 2) |  |  |
|                      | $  V_t  -  \overline{V}_t  $            | $  V_t  -  \overline{V}_t  $                        |  |  |
| Voc                  | V <sub>OS</sub>                         | V <sub>os</sub>                                     |  |  |
| $\Delta  V_{OC} $    | V <sub>os</sub> – V <sub>os</sub>       | $ V_{OS} - \overline{V}_{OS} $                      |  |  |
| los                  | I <sub>sa</sub>  , I <sub>sb</sub>      |                                                     |  |  |
| lo                   | I <sub>xa</sub>  , I <sub>xb</sub>      | l <sub>ia</sub> ,l <sub>ib</sub>                    |  |  |

#### SYMBOL EQUIVALENTS



SLLS038B - OCTOBER 1980 - REVISED MAY 1995

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = $25^{\circ}$ C

|                    | PARAMETER TEST CONDITIONS           |                        | MIN               | TYP | MAX | UNIT |    |
|--------------------|-------------------------------------|------------------------|-------------------|-----|-----|------|----|
| td(OD)             | Differential-output delay time      | Pt = 54.0              | 4 Ω, See Figure 2 |     | 45  | 65   | ns |
| <sup>t</sup> t(OD) | Differential-output transition time | R <sub>L</sub> = 54 Ω, |                   |     | 80  | 120  | ns |
| <sup>t</sup> PZH   | Output enable time to high level    | RL = 110 Ω,            | See Figure 3      |     | 80  | 120  | ns |
| <sup>t</sup> PZL   | Output enable time to low level     | RL = 110 Ω,            | See Figure 4      |     | 45  | 80   | ns |
| <sup>t</sup> PHZ   | Output disable time from high level | RL = 110 Ω,            | See Figure 3      |     | 78  | 115  | ns |
| <sup>t</sup> PLZ   | Output disable time from low level  | RL = 110 Ω,            | See Figure 4      |     | 18  | 30   | ns |

#### PARAMETER MEASUREMENT INFORMATION



#### Figure 1. Differential and Common-Mode Output Voltages



#### Figure 2. Differential-Output Test Clrcuit and Voltage Waveforms

- NOTES: A. The input pulse is supplied by a generator having the following characteristics:  $t_f \le 5$  ns,  $t_f \le 5$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
  - B. CL includes probe and stray capacitance.



SLLS038B - OCTOBER 1980 - REVISED MAY 1995



### Figure 3. Test Circuit and Voltage Waveforms



#### Figure 4. Test Circuit and Voltage Waveforms

- NOTES. A. The input pulse is supplied by a generator having the following characteristics:  $PRR \le 1$  MHz, duty cycle = 50%,  $t_f \le 5$  ns,  $t_f \le 5$  ns,  $Z_{O} = 50 \Omega$ .

  - B. C<sub>L</sub> includes probe and stray capacitance.
    C. To test the active-low enable G, ground G and apply an inverted waveform to G.



SLLS038B - OCTOBER 1980 - REVISED MAY 1995



#### **TYPICAL CHARACTERISTICS**



SLLS038B - OCTOBER 1980 - REVISED MAY 1995



#### **TYPICAL CHARACTERISTICS**

**APPLICATION INFORMATION** 



NOTE A: The line length should be terminated at both ends in its characteristic impedance (R<sub>T</sub> = Z<sub>O</sub>). Stub lengths off the main line should be kept as short as possible.

Figure 11



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1995, Texas Instruments Incorporated

# **MECHANICAL DATA**

MPDI002A - JANUARY 1995 - REVISED OCTOBER 1995

#### PLASTIC DUAL-IN-LINE PACKAGE

N (R-PDIP-T\*\*) 16 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-001 (20-pin package is shorter than MS-001).

