# CMOS Low Cost 10-Bit Multiplying DAC AD7533 #### **FEATURES** Low cost 10-bit DAC Low cost AD7520 replacement Linearity: ½ LSB, 1 LSB, or 2 LSB Low power dissipation Full four-quadrant multiplying DAC CMOS/TTL direct interface Latch free (protection Schottky not required) Endpoint linearity #### **APPLICATIONS** Digitally controlled attenuators Programmable gain amplifiers Function generation Linear automatic gain control #### **GENERAL DESCRIPTION** The AD7533 is a low cost, 10-bit, four-quadrant multiplying DAC manufactured using an advanced thin-film-on-monolithic-CMOS wafer fabrication process. Pin and function equivalent to the AD7520 industry standard, the AD7533 is recommended as a lower cost alternative for old AD7520 sockets or new 10-bit DAC designs. AD7533 application flexibility is demonstrated by its ability to interface to TTL or CMOS, operate on 5 V to 15 V power, and provide proper binary scaling for reference inputs of either positive or negative polarity. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # **AD7533** # **TABLE OF CONTENTS** | reatures | Circuit Description | / | |----------------------------------------------|-------------------------------------|----| | Applications | General Circuit Information | 7 | | General Description1 | Equivalent Circuit Analysis | 7 | | Functional Block Diagram1 | Operation | 8 | | Revision History | Unipolar Binary Code | 8 | | Specifications | Bipolar (Offset Binary) Code | 8 | | Absolute Maximum Ratings | Applications | 9 | | ESD Caution4 | Outline Dimensions | 10 | | Terminology 5 | Ordering Guide | 12 | | Pin Configurations and Function Descriptions | | | | REVISION HISTORY | | | | 1/06—Rev. A to Rev. B | 3/04—Rev. 0 to Rev. A | | | Updated FormatUniversal | Changes to Specifications | 2 | | Changes to Absolute Maximum Ratings 4 | Changes to Absolute Maximum Ratings | | | Added Pin Configurations | Changes to Ordering Guide | | | and Function Descriptions Section | Updated Outline Dimensions | | | Updated Outline Dimensions | - | | | Changes to Ordering Guide | | | # **SPECIFICATIONS** $V_{\text{DD}}$ = 15 V, $V_{\text{OUT}}1$ = $V_{\text{OUT}}2$ = 0 V, $V_{\text{REF}}$ = 10 V, unless otherwise noted. Table 1. | Parameter | T <sub>A</sub> = +25°C | T <sub>A</sub> = Operating Range | Test Conditions | |------------------------------------------|-----------------------------------|------------------------------------------------|-------------------------------------------------------------------------------| | STATIC ACCURACY | | | | | Resolution | 10 Bits | 10 Bits | | | Relative Accuracy <sup>1</sup> | | | | | AD7533JN, AQ, SQ | ±0.2% FSR max | ±0.2% FSR max | | | AD7533KN, BQ | ±0.1% FSR max | ±0.1% FSR max | | | AD7533LN, CQ, UQ | ±0.05% FSR max | ±0.05% FSR max | | | DNL | ±1 LSB max | ±1 LSB max | | | Gain Error <sup>2, 3</sup> | ±1% FS max | ±1% FS max | Digital input = V <sub>INH</sub> | | Supply Rejection <sup>4</sup> | | | | | $\Delta Gain/\Delta V_{DD}$ | 0.001%/% max | 0.001%/% max | Digital inputs = $V_{INH}$ , $V_{DD}$ = 14 V to 17 V | | Output Leakage Current | | | | | I <sub>OUT</sub> 1 | ±5 nA max | ±200 nA max | Digital inputs = $V_{INL}$ , $V_{REF} = \pm 10 \text{ V}$ | | I <sub>оит</sub> 2 | ±5 nA max | ±200 nA max | Digital inputs = $V_{INH}$ , $V_{REF} = \pm 10 \text{ V}$ | | DYNAMIC ACCURACY | | | | | Output Current Settling Time | 600 ns max⁴ | 800 ns <sup>5</sup> | To 0.05% FSR; $R_{LOAD} = 100 \Omega$ , | | | | | digital inputs = $V_{INH}$ to $V_{INL}$ or $V_{INL}$ to $V_{INH}$ | | Feedthrough Error | ±0.05% FSR max <sup>5</sup> | ±0.1% FSR max <sup>5</sup> | Digital inputs = $V_{INL}$ , $V_{REF} = \pm 10 \text{ V}$ , 100 kHz sine wave | | Propagation Delay | 100 ns typ | 100 ns typ | | | Glitch Impulse | 100 nV-s typ | 100 nV-s typ | | | REFERENCE INPUT | | | | | Input Resistance (Pin 15) | $5 k\Omega$ min, $20 k\Omega$ max | $5 k\Omega$ min, $20 k\Omega$ max <sup>6</sup> | 11 kΩ nominal | | ANALOG OUTPUTS | | | | | Output Capacitance | | | | | $C_{I_{OUT}^1}$ | 50 pF max <sup>5</sup> | 100 pF max <sup>5</sup> | Digital inputs = V <sub>INH</sub> | | $C_{I_{OUT}^2}$ | 20 pF max⁵ | 35 pF max⁵ | | | $C_{l_{OUT}^1}$ | 30 pF max⁵ | 35 pF max⁵ | | | $C_{l_{OUT}^2}$ | 50 pF max⁵ | 100 pF max <sup>5</sup> | Digital inputs = V <sub>INL</sub> | | DIGITAL INPUTS | | · | | | Input High Voltage (V <sub>INH</sub> ) | 2.4 V min | 2.4 V min | | | Input Low Voltage (V <sub>INL</sub> ) | 0.8 V max | 0.8 V max | | | Input Leakage Current (I <sub>IN</sub> ) | ±1 μA max | ±1 μA max | $V_{IN} = 0 V$ and $V_{DD}$ | | Input Capacitance (C <sub>IN</sub> ) | 8 pF max <sup>5</sup> | 8 pF max <sup>5</sup> | | | POWER REQUIREMENTS | | | | | $V_{DD}$ | 15 V ± 10% | 15 V ± 10% | Rated accuracy | | V <sub>DD</sub> Ranges⁵ | 5 V to 16 V | 5 V to 16 V | Functionality with degraded performance | | I <sub>DD</sub> | 2 mA max | 2 mA max | Digital inputs = $V_{INL}$ or $V_{INH}$ D | | | 25 μA max | 50 μA max | Digital inputs over V <sub>IN</sub> | <sup>&</sup>lt;sup>1</sup> FSR = full-scale range. $<sup>^{2}</sup>$ Full Scale (FS) = $V_{REF}$ . <sup>&</sup>lt;sup>3</sup> Max gain change from $T_A = +25^{\circ}\text{C}$ to $T_{\text{MIN}}$ or $T_{\text{MAX}}$ is $\pm 0.1\%$ FSR. <sup>4</sup> AC parameter, sample tested to ensure specification compliance. $<sup>^{\</sup>scriptscriptstyle 5}$ Guaranteed, not tested. <sup>&</sup>lt;sup>6</sup> Absolute temperature coefficient is approximately –300 ppm/°C. ## AD7533 ## **ABSOLUTE MAXIMUM RATINGS** $T_A = +25$ °C unless otherwise noted. Table 2. | Tubic 2. | | | |--------------------------------------|--------------------------------------------|--| | Parameter | Rating | | | V <sub>DD</sub> to GND | −0.3 V, +17 V | | | R <sub>FB</sub> to GND | ±25 V | | | $V_{REF}$ to GND | ±25 V | | | Digital Input Voltage Range | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | | louτ1, louτ2 to GND | $-0.3 \text{ V to V}_{DD}$ | | | Power Dissipation (Any Package) | | | | To +75°C | 450 mW | | | Derates above +75°C by | 6 mW/°C | | | Operating Temperature Range | | | | Plastic (JN, KN, LN Versions) | -40°C to +85°C | | | Hermetic (AQ, BQ, CQ Versions) | -40°C to +85°C | | | Hermetic (SQ, UQ Versions) | −55°C to +125°C | | | Storage Temperature Range | −65°C to +150°C | | | Lead Temperature (Soldering, 10 sec) | 300°C | | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ## **TERMINOLOGY** #### **Relative Accuracy** Relative accuracy or endpoint nonlinearity is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for ideal zero and full scale and is expressed in % of full-scale range or (sub) multiples of 1 LSB. #### Resolution Value of the LSB. For example, a unipolar converter with n bits has a resolution of $(2^{-n})$ ( $V_{REF}$ ). A bipolar converter of n bits has a resolution of $[2^{-(n-1)}]$ ( $V_{REF}$ ]. Resolution in no way implies linearity. #### **Settling Time** Time required for the output function of the DAC to settle to within $\frac{1}{2}$ LSB for a given digital input stimulus, that is, 0 to full scale. #### **Gain Error** Gain error is a measure of the output error between an ideal DAC and the actual device output. It is measured with all 1s in the DAC after offset error has been adjusted out and is expressed in LSBs. Gain error is adjustable to zero with an external potentiometer. #### Feedthrough Error Error caused by capacitive coupling from $V_{\text{\tiny REF}}$ to output with all switches off. #### **Output Capacitance** Capacity from I<sub>OUT</sub>1 and I<sub>OUT</sub>2 terminals to ground. #### **Output Leakage Current** Current that appears on $I_{\rm OUT}1$ terminal with all digital inputs low or on $I_{\rm OUT}2$ terminal when all inputs are high. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 2. 16-Lead PDIP Pin Configuration Figure 3. 16-Lead SOIC Pin Configuration Figure 4. 16-Lead CERDIP Pin Configuration Figure 5. 20-Terminal LCC Pin Configuration Figure 6.20-Lead PLCC Pin Configuration **Table 3. Pin Function Descriptions** | Pin Number | | | | |--------------------|-----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------| | PDIP, SOIC, CERDIP | LCC, PLCC | Mnemonic | Description | | 1 | 2 | Іоит1 | DAC Current Output. | | 2 | 3 | Іоит2 | DAC Analog Ground. This pin should normally be tied to the analog ground of the system. | | 3 | 4 | GND | Ground. | | 4 to 13 | 5 to 10, 12 to 15, 17 | BIT 1 to BIT 10 | MSB to LSB. | | 14 | 18 | $V_{DD}$ | Positive Power Supply Input. These parts can be operated from a supply of 5 V to 16 V. | | 15 | 19 | V <sub>REF</sub> | DAC Reference Voltage Input Terminal. | | 16 | 20 | R <sub>FB</sub> | DAC Feedback Resistor Pin. Establish voltage output for the DAC by connecting R <sub>FB</sub> to external amplifier output. | | NA | 1, 6, 11, 16 | NC | No Connect. | ### CIRCUIT DESCRIPTION #### **GENERAL CIRCUIT INFORMATION** The AD7533, a 10-bit multiplying D/A converter, consists of a highly stable thin-film R-2R ladder and ten CMOS current switches on a monolithic chip. Most applications require the addition of only an output operational amplifier and a voltage or current reference. The simplified D/A circuit is shown in Figure 7. An inverted R-2R ladder structure is used, that is, the binarily weighted currents are switched between the $I_{\rm OUT}1$ and $I_{\rm OUT}2$ bus lines, thus maintaining a constant current in each ladder leg independent of the switch state. Figure 7. Functional Diagram One of the CMOS current switches is shown in Figure 8. The geometries of Devices 1, 2, and 3 are optimized to make the digital control inputs DTL/TTL/CMOS compatible over the full military temperature range. The input stage drives two inverters (Devices 4, 5, 6, and 7) which in turn drive the two output N channels. The on resistances of the switches are binarily sealed so that the voltage drop across each switch is the same. For example, Switch 1 in Figure 8 is designed for an on resistance of 20 $\Omega$ , Switch 2 for 40 $\Omega$ , and so on. For a 10 V reference input, the current through switch 1 is 0.5 mA, the current through Switch 2 is 0.25 mA, and so on, thus maintaining a constant 10 mV drop across each switch. It is essential that each switch voltage drop be equal if the binarily weighted current division property of the ladder is to be maintained. #### **EQUIVALENT CIRCUIT ANALYSIS** The equivalent circuits for all digital inputs high and all digital inputs low are shown in Figure 9 and Figure 10. In Figure 9 with all digital inputs low, the reference current is switched to $I_{\text{OUT}}2$ . The current source $I_{\text{LEAKAGE}}$ is composed of surface and junction leakages to the substrate while the $\frac{I}{1024}$ current source represents a constant 1-bit current drain through the termination resistor on the R-2R ladder. The on capacitance of the output N channel switch is 100 pF, as shown on the $I_{\text{OUT}}2$ terminal. The off switch capacitance is 35 pF, as shown on the $I_{\text{OUT}}1$ terminal. Analysis of the circuit for all digital inputs high, as shown in Figure 10, is similar to Figure 9; however, the on switches are now on Terminal $I_{\text{OUT}}1$ . Therefore, there is the 100 pF at that terminal. Figure 9. AD7533 Equivalent Circuit—All Digital Inputs Low Figure 10. AD7533 Equivalent Circuit—All Digital Inputs High ## **OPERATION** #### **UNIPOLAR BINARY CODE** Table 4. Unipolar Binary Operation (2-Quadrant Multiplication) | (2 Quadrunt Multiplication) | | | |-----------------------------|----------|--------------------------------------------------------------------------| | Digita | al Input | Analog Output | | MSB | LSB | (V <sub>o∪T</sub> as shown in Figure 11) | | 111111 | 11111 | $-V_{REF}\left(\frac{1023}{1024}\right)$ | | 100000 | 00001 | $-V_{REF}\left(\frac{513}{1024}\right)$ | | 100000 | 0000 | $-V_{REF}\left(\frac{512}{1024}\right) = \left(\frac{V_{REF}}{2}\right)$ | | 011111 | 11111 | $-V_{REF}\left(\frac{511}{1024}\right)$ | | 000000 | 00001 | $-V_{REF}\left(\frac{1}{1024}\right)$ | | 000000 | 00000 | $-V_{REF}\left(\frac{0}{1024}\right)=0$ | Nominal LSB magnitude for the circuit of Figure 11 is given by $$LSB = V_{REF} \left( \frac{1}{1024} \right)$$ NOTES 1. R1 AND R2 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED. 2. C1 PHASE COMPENSATION (5pF TO 15pF) MAY BE REQUIRED WHEN USING HIGH SPEED AMPLIFIER. Figure 11. Unipolar Binary Operation (2-Quadrant Multiplication) #### **BIPOLAR (OFFSET BINARY) CODE** Table 5. Unipolar Binary Operation (4-Ouadrant Multiplication) | (4-Quadrant Multiplication) | | | |-----------------------------|-------|----------------------------------------| | Digital | Input | Analog Output | | MSB | LSB | (Vo∪T as shown in Figure 12) | | 111111 | 11111 | $+V_{REF}\left(\frac{511}{512}\right)$ | | 100000 | 00001 | $+V_{REF}\left(\frac{1}{512}\right)$ | | 100000 | 0000 | 0 | | 01111 | 11111 | $-V_{REF}\left(\frac{1}{512}\right)$ | | 00000 | 00001 | $-V_{REF}\left(\frac{511}{512}\right)$ | | 00000 | 00000 | $-V_{REF}\left(\frac{512}{512}\right)$ | | | | | Nominal LSB magnitude for the circuit of Figure 12 is given by $$LSB = V_{REF} \left( \frac{1}{512} \right)$$ NOTES 1. R3, R4, AND R5 SELECTED FOR MATCHING AND TRACKING. 2. R1 AND R2 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED. 3. C1 PHASE COMPENSATION (5pF TO 15pF) MAY BE REQUIRED WHEN USING HIGH SPEED AMPLIFERS. Figure 12. Bipolar Operation (4-Quadrant Multiplication) ## **APPLICATIONS** Figure 13. 10-Bit and Sign Multiplying DAC Figure 14. Programmable Function Generator Figure 15. Divider (Digitally Controlled Gain) Figure 16. Modified Scale Factor and Offset Figure 17. Digitally Programmable Limit Detector ## **OUTLINE DIMENSIONS** #### **COMPLIANT TO JEDEC STANDARDS MS-001-AB** CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure 18. 16-Lead Plastic Dual In-Line Package [PDIP] (N-16) Dimensions shown in inches and (millimeters) #### COMPLIANT TO JEDEC STANDARDS MS-012-AC CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 19. 16-Lead Standard Small Outline Package [SOIC] Narrow Body (R-16) Dimensions shown in millimeters and (inches) CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 20. 16-Lead Ceramic Dual In-Line Package [CERDIP] (Q-16) Dimensions shown in inches and (millimeters) CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 21. 20-Terminal Ceramic Leadless Chip Carrier [LCC] (E-20A) Dimensions shown in inches and (millimeters) COMPLIANT TO JEDEC STANDARDS MO-047-AA CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 22. 20-Lead Plastic Leaded Chip Carrier [PLCC] (P-20A) Dimensions shown in inches and (millimeters) # **AD7533** #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | Nonlinearity<br>(% FSR max) | |-----------------------------|-------------------|-------------------------------------------------|----------------|-----------------------------| | AD7533ACHIPS | | | DIE | | | AD7533JN | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | ±0.2 | | AD7533JNZ <sup>1</sup> | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | ±0.2 | | AD7533KN | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | ±0.1 | | AD7533KNZ <sup>1</sup> | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | ±0.1 | | AD7533LN | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | ±0.05 | | AD7533LNZ <sup>1</sup> | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | ±0.05 | | AD7533JP | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.2 | | AD7533JP-REEL | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.2 | | AD7533JPZ <sup>1</sup> | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.2 | | AD7533JPZ-REEL <sup>1</sup> | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.2 | | AD7533KP | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.1 | | AD7533KP-REEL | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.1 | | AD7533KPZ <sup>1</sup> | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.1 | | AD7533KPZ-REEL <sup>1</sup> | -40°C to +85°C | 20-Lead Plastic Leaded Chip Carrier [PLCC] | P-20A | ±0.1 | | AD7533KR | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC] | R-16 | ±0.1 | | AD7533KR-REEL | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC] | R-16 | ±0.1 | | AD7533KRZ <sup>1</sup> | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC] | R-16 | ±0.1 | | AD7533KRZ-REEL <sup>1</sup> | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC] | R-16 | ±0.1 | | AD7533AQ | -40°C to +85°C | 16-Lead Ceramic Dual In-Line Package [CERDIP] | Q-16 | ±0.2 | | AD7533BQ | -40°C to +85°C | 16-Lead Ceramic Dual In-Line Package [CERDIP] | Q-16 | ±0.1 | | AD7533CQ | -40°C to +85°C | 16-Lead Ceramic Dual In-Line Package [CERDIP] | Q-16 | ±0.05 | | AD7533SQ | −55°C to +125°C | 16-Lead Ceramic Dual In-Line Package [CERDIP] | Q-16 | ±0.2 | | AD7533UQ | −55°C to +125°C | 16-Lead Ceramic Dual In-Line Package [CERDIP] | Q-16 | ±0.05 | | AD7533UQ/883B | −55°C to +125°C | 16-Lead Ceramic Dual In-Line Package [CERDIP] | Q-16 | ±0.05 | | AD7533TE/883B | −55°C to +125°C | 20-Terminal Ceramic Leadless Chip Carrier [LCC] | E-20A | ±0.1 | $<sup>^{1}</sup>Z = Pb$ -free part.