SLLS003E - OCTOBER 1985 - REVISED JUNE 1998

- Meets or Exceeds the Requirements of TIA/EIA-422-B, TIA/EIA-485-A, and ITU Recommendation V.11
- Bus Voltage Range . . . –7 V to 12 V
- Positive- and Negative-Current Limiting
- Driver Output Capability . . . 60 mA Max
- Driver Thermal-Shutdown Protection
- Receiver Input Impedance . . . 12 kΩ Min
- Receiver Input Sensitivity . . . ±200 mV
- Receiver Input Hysteresis . . . 50 mV Typ
- Operates From Single 5-V Supply
- Low Power Requirements

### description

The SN75179B is a differential driver and receiver pair designed for balanced transmission-line applications and meets TIA/EIA-422-B, TIA/EIA-485-A, and ITU Recommendation V.11. It is designed to improve the performance of full-duplex data communications over long bus lines.

The SN75179B driver output provides limiting for both positive and negative currents. The receiver features high input impedance, input hysteresis for increased noise immunity, and input sensitivity of  $\pm 200$  mV over a common-mode input voltage range of -7 V to 12 V. The driver provides thermal shutdown for protection from line fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The SN75179B is designed to drive current loads of up to 60 mA maximum.

The SN75179B is characterized for operation from 0°C to 70°C.

### **Function Tables**

DRIVER

| INPUT | OUT | PUTS |
|-------|-----|------|
| D     | Y   | Z    |
| Н     | Н   | L    |
| L     | L   | н    |

| RECEIVER                                                |             |  |  |  |  |  |  |
|---------------------------------------------------------|-------------|--|--|--|--|--|--|
| DIFFERENTIAL INPUTS<br>A – B                            | OUTPUT<br>R |  |  |  |  |  |  |
| $V_{ID} \ge 0.2 V$                                      | Н           |  |  |  |  |  |  |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | ?           |  |  |  |  |  |  |
| $V_{ID} \leq -0.2 V$                                    | L           |  |  |  |  |  |  |
| Open                                                    | ?           |  |  |  |  |  |  |

H = high level, L = low level, ? = indeterminate



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





1

SLLS003E - OCTOBER 1985 - REVISED JUNE 1998

### logic symbol<sup>†</sup>



<sup>+</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### schematics of inputs and outputs

logic diagram (positive logic)







SLLS003E - OCTOBER 1985 - REVISED JUNE 1998

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                                                                |                |
|-------------------------------------------------------------------------------------------------------------|----------------|
| Voltage range at any bus terminal                                                                           | –10 V to 15 V  |
| Differential input voltage, VID (see Note 2)                                                                | ±25 V          |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): D package                                            | 197°C/W        |
| P package                                                                                                   | 104°C/W        |
| Storage temperature range, T <sub>sto</sub>                                                                 | −65°C to 150°C |
| Storage temperature range, T <sub>stg</sub><br>Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C          |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential input voltage, are with respect to network ground terminal.

2. Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input.

3. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

### recommended operating conditions

|                                                |          |  | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|----------|--|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                |          |  | 4.75 | 5   | 5.25 | V    |
| High-level input voltage, VIH                  | Driver   |  | 2    |     |      | V    |
| Low-level input voltage, VIL                   | Driver   |  |      |     | 0.8  | V    |
| Common-mode input voltage, V <sub>IC</sub>     |          |  |      |     | 12   | V    |
| Differential input voltage, V <sub>ID</sub>    |          |  |      |     | ±12  | V    |
|                                                | Driver   |  |      |     | -60  | mA   |
| High-level output current, IOH                 | Receiver |  |      |     | -400 | μA   |
| Driver                                         |          |  |      |     | 60   | ~ ^  |
| Low-level output current, IOL                  | Receiver |  |      |     | 8    | mA   |
| Operating free-air temperature, T <sub>A</sub> |          |  |      |     | 70   | °C   |

<sup>‡</sup> The algebraic convention, where the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage.



SLLS003E - OCTOBER 1985 - REVISED JUNE 1998

## DRIVER SECTION

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                          | TEST CO                                   | NDITIONS               | MIN              | TYP <sup>†</sup> | MAX     | UNIT |
|---------------------|----------------------------------------------------|-------------------------------------------|------------------------|------------------|------------------|---------|------|
| VIK                 | Input clamp voltage                                | l <sub>l</sub> = -18 mA                   |                        |                  |                  | -1.5    | V    |
| VO                  | Output voltage                                     | IO = 0                                    |                        | 0                |                  | 6       | V    |
| V <sub>OD1</sub>    | Differential output voltage                        | $I_{O} = 0$                               |                        | 1.5              |                  | 6       | V    |
| V <sub>OD2</sub>    | Differential output voltage                        | R <sub>L</sub> = 100 Ω,                   | See Figure 1           | 1/2VOD1<br>or 2‡ |                  |         | V    |
|                     |                                                    | R <sub>L</sub> = 54 Ω,                    | See Figure 1           | 1.5              | 2.5              | 5       | V    |
| VOD3                | Differential output voltage                        | See Note 4                                |                        | 1.5              |                  | 5       | V    |
| ∆ V <sub>OD</sub>   | Change in magnitude of common-mode output voltage§ |                                           |                        |                  |                  | ±0.2    | V    |
| VOC                 | Common-mode output voltage                         | $R_L = 54 $ Ω or 100 Ω,                   | See Figure 1           |                  |                  | 3<br>-1 | V    |
| ∆ v <sub>oc</sub> l | Change in magnitude of common-mode output voltage§ |                                           |                        |                  |                  | ±0.2    | V    |
| lo                  | Output current                                     | $V_{CC} = 0,$                             | $V_{O} = -7 V$ to 12 V |                  |                  | ±100    | μA   |
| Iн                  | High-level input current                           | V <sub>I</sub> = 2.4 V                    |                        |                  |                  | 20      | μA   |
| ۱ <sub>IL</sub>     | Low-level input current                            | V <sub>I</sub> = 0.4 V                    |                        |                  |                  | -200    | μA   |
|                     | Short circuit output ourroot                       | V <sub>O</sub> = -7 V                     |                        |                  |                  | -250    | ~^^  |
| IOS                 | Short-circuit output current                       | $V_{O} = V_{CC} \text{ or } 12 \text{ V}$ | 250                    |                  |                  | mA      |      |
| ICC                 | Supply current (total package)                     | No load                                   |                        |                  | 57               | 70      | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

 $\ddagger$  The minimum V\_{OD2} with 100- $\Omega$  load is either 1/2 V\_{OD2} or 2 V, whichever is greater.

 $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input changes from a high level to a low level.

NOTE 4: See TIA/EIA-485-A, Figure 3.5, Test Termination Measurement 2.

## switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER |                                     | TEST CO                | MIN          | TYP | MAX | UNIT |    |
|-----------|-------------------------------------|------------------------|--------------|-----|-----|------|----|
| td(OD)    | Differential output delay time      | Rι = 54 Ω.             | Soo Figuro 2 |     | 15  | 22   | ns |
| tt(OD)    | Differential output transition time | R <sub>L</sub> = 54 Ω, | See Figure 3 |     | 20  | 30   | ns |

### **Symbol Equivalents**

| DATA-SHEET PARAMETER | TIA/EIA-422-B                           | TIA/EIA-485-A                          |
|----------------------|-----------------------------------------|----------------------------------------|
| VO                   | V <sub>oa</sub> , V <sub>ob</sub>       | V <sub>oa</sub> , V <sub>ob</sub>      |
| VOD1                 | Vo                                      | Vo                                     |
| IVOD2                | V <sub>t</sub> (R <sub>L</sub> = 100 Ω) | $V_t (R_L = 54 \Omega)$                |
| IV <sub>OD3</sub> I  |                                         | $V_t$ (Test Termination Measurement 2) |
| $\Delta  V_{OD} $    | $  V_t  -  \overline{V}_t  $            | $  V_t  -  \overline{V}_t  $           |
| Voc                  | V <sub>OS</sub>                         | V <sub>os</sub>                        |
|                      | $ V_{OS} - \overline{V}_{OS} $          | $ V_{OS} - \overline{V}_{OS} $         |
| IOS                  | I <sub>sa</sub>  ,  I <sub>sb</sub>     |                                        |
| IO                   | I <sub>xa</sub>  ,  I <sub>xb</sub>     | lia, lib                               |



SLLS003E - OCTOBER 1985 - REVISED JUNE 1998

## **RECEIVER SECTION**

# electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                   | TEST CONDITIONS             |                           |                | MIN   | TYP† | MAX  | UNIT |
|------------------|-------------------------------------------------------------|-----------------------------|---------------------------|----------------|-------|------|------|------|
| VIT+             | Positive-going input threshold voltage                      | V <sub>O</sub> = 2.7 V,     | $I_{O} = -0.4 \text{ mA}$ |                |       |      | 0.2  | V    |
| VIT-             | Negative-going input threshold voltage                      | V <sub>O</sub> = 0.5 V,     | I <sub>O</sub> = 8 mA     |                | -0.2‡ |      |      | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT +</sub> - V <sub>IT -</sub> ) |                             |                           |                |       | 50   |      | mV   |
| VOH              | High-level output voltage                                   | V <sub>ID</sub> = 200 mV,   | $I_{OH} = -400 \ \mu A$ , | See Figure 2   | 2.7   |      |      | V    |
| VOL              | Low-level output voltage                                    | $V_{ID} = -200 \text{ mV},$ | I <sub>OL</sub> = 8 mA,   | See Figure 2   |       |      | 0.45 | V    |
|                  | Line input ourrent                                          |                             | See Note 5                | VI = 12 V      |       |      | 1    | mA   |
| 1                | Line input current                                          | Other input at 0 V,         | See Note 5                | $V_{I} = -7 V$ |       |      | -0.8 | ША   |
| r <sub>i</sub>   | Input resistance                                            |                             |                           |                | 12    |      |      | kΩ   |
| IOS              | Short-circuit output current                                |                             |                           |                | -15   |      | -85  | mA   |
| ICC              | Supply current (total package)                              | No load                     |                           |                |       | 57   | 70   | mA   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

<sup>‡</sup> The algebraic convention, where the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 5: Refer to TIA/EIA-422-B for exact conditions.

## switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

|                  | PARAMETER                                         | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output | V <sub>ID</sub> = −1.5 V to 1.5 V,  |     | 19  | 35  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output | $C_L = 15 \text{ pF},$ See Figure 4 |     | 30  | 40  | ns   |

### PARAMETER MEASUREMENT INFORMATION







Figure 2. Receiver  $V_{OH}$  and  $V_{OL}$ 



SLLS003E - OCTOBER 1985 - REVISED JUNE 1998

## PARAMETER MEASUREMENT INFORMATION (CONTINUED)



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.

### Figure 3. Driver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B.  $C_L$  includes probe and jig capacitance.

### Figure 4. Receiver Test Circuit and Voltage Waveforms



SLLS003E - OCTOBER 1985 - REVISED JUNE 1998



### **TYPICAL CHARACTERISTICS**



SLLS003E - OCTOBER 1985 - REVISED JUNE 1998







TEXAS NSTRUMENTS

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| SN75179BD        | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1YEAR           |
| SN75179BDE4      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1YEAR           |
| SN75179BDR       | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1YEAR           |
| SN75179BDRE4     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1YEAR           |
| SN75179BP        | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-NC-NC-NC               |
| SN75179BPSR      | ACTIVE                | SO              | PS                 | 8    | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75179BPSRE4    | ACTIVE                | SO              | PS                 | 8    | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**

MPDI001A - JANUARY 1995 - REVISED JUNE 1999



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-001

For the latest package information, go to http://www.ti.com/sc/docs/package/pkg\_info.htm



D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012 variation AA.



### **MECHANICAL DATA**

## PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated